

### UNIT 9

Multiplexers, Decoders, and Programmable Logic Devices



### This chapter includes:

- 9.1 Introduction
- 9.2 Multiplexers
- 9.3 Three-State Buffers
- 9.4 Decoders and Encoders
- 9.5 Read-Only Memories
- 9.6 Programmable Logic Devices
- 9.7 Complex Programmable Logic Devices
- 9.8 Field-Programmable Gate Arrays



# Learning Objectives

- 1. Explain the function of a multiplexer. Implement a multiplexer using gates.
- 2. Explain the operation of three-state buffers. Determine the resulting output when three-state buffer outputs are connected together. Use three-state buffers to multiplex signals onto a bus.
- 3. Explain the operation of a decoder and encoder. Use a decoder with added gates to implement a set of logic functions. Implement a decoder or priority encoder using gates.
- 4. Explain the operation of a read-only memory (ROM). Use a ROM to implement a set of logic functions.

# Learning Objectives

- 5. Explain the operation of a programmable logic array (PLA). Use a PLA to implement a set of logic functions. Given a PLA table or an internal connection diagram for a PLA, determine the logic functions realized.
- 6. Explain the operation of a programmable array logic device (PAL). Determine the programming pattern required to realize a set of logic functions with a PAL.
- 7. Explain the operation of a complex programmable logic device (CPLD) and a field-programmable gate array (FPGA).
- 8. Use Shannon's expansion theorem to decompose a switching function.

### Introduction

#### Introduction:

- In this unit we introduce the use of more complex integrated circuits (ICs) in logic design.
- Integrated circuits may be classified as small-scale integration (SSI), medium-scale integration (MSI), large-scale integration (LSI), or very-large-scale integration (VLSI), depending on the number of gates in each integrated circuit package and the type of function performed.
- SSI functions include NAND, NOR, AND, and OR gates, inverters, and flip-flops.

### **Multiplexers:**

- A multiplexer (or data selector, abbreviated as MUX) has a group of data inputs and a group of control inputs.
- The control inputs are used to select one of the data inputs and connect it to the output terminal.
- ❖ A 2-1 MUX and its logic equation are shown below:

$$Z = A'I_0 + AI_1$$



### **More Multiplexers:**

FIGURE 9-2 Multiplexers

© Cengage Learning 2014



Logic Equation for 4-1 MUX:  $Z = A'B'I_0 + A'BI_1 + AB'I_2 + ABI_3$  (9-1)

Logic Equation for 8-1 MUX:  $Z = A'B'C'I_0 + A'B'CI_1 + A'BC'I_2 + A'BCI_3 + AB'C'I_4 + AB'CI_5 + ABC'I_6 + ABCI_7$  (9-2)

Logic Equation for 2<sup>n</sup>-1 MUX:  $Z = \sum_{k=0}^{2^{n}-1} m_k I_k$ 

where  $m_k$  is a minterm of the n control variables and  $I_k$  is the corresponding data input.

### Logic Diagram for 8-to-1 MUX:





### 8-to-1 MUX NAND Implementation:

NAND Logic Equation from Factoring Equation 9-2:

 $Z = A'B'(C'I_0 + CI_1) + A'B(C'I_2 + CI_3) + AB'(C'I_4 + CI_5) + AB(C'I_6 + CI_7)$ 

FIGURE 9-4
A Multi-Level
Implementation of
an 8-to-1 MUX
© Cengage Learning 2014



FIGURE 9-5 Component MUXs of Figure 9-4

© Cengage Learning 2014

 $I_1$   $I_2$   $I_3$   $I_4$   $I_5$   $I_5$   $I_6$   $I_7$   $I_8$   $I_8$   $I_8$   $I_8$   $I_8$   $I_9$   $I_9$ 

### **Quad Multiplexers to Select Data:**

Multiplexers are often used to select data which is to be processed or stored in digital system design.

FIGURE 9-6
Quad Multiplexer
Used to Select Data
© Cengage Learning 2014







#### **Enable:**

- Another type of multiplexer has an additional input called an *enable*.
- The 8-to-1 MUX in Figure 9-3 can be modified to include an enable by changing the AND gates to fiveinput gates.
- ❖ The enable signal E is connected to the fifth input of each of the AND gates.
- \* Then, if E = 0, Z = 0 independent of the gate inputs Ii and the select inputs a, b, and c. However, if E = 1, then the MUX functions as an ordinary 8-to-1 multiplexer.

# 4-1 Multiplexer Combinations and Implemented Functions:

#### FIGURE 9-8

Active-High, Active-Low Enable and Output Combinations

© Cengage Learning 2014



#### FIGURE 9-9

Four-Variable Function Implemented with a 4-to-1 MUX



#### **Buffers:**

A gate output can only be connected to a limited number of other device inputs without degrading the digital system's performance.

A simple buffer may be used to increase the driving capability of a gate output. Figure 9-10 shows a buffer connected between a gate output and several gate inputs.

FIGURE 9-10 Gate Circuit with Added Buffer

© Cengage Learning 2014



FIGURE 9-11 Three-State Buffer

$$A \longrightarrow C \equiv A \longrightarrow C$$

#### Four Kinds of Three State- Buffers:

#### FIGURE 9-12

Four Kinds of Three-State Buffers



| В | Α | Z<br>Z<br>0<br>1 | В | Α | C | В | Α | C | В | Α | C |
|---|---|------------------|---|---|---|---|---|---|---|---|---|
| 0 | 0 | Z                | 0 | 0 | Z | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 1 | Z                | 0 | 1 | Z | 0 | 1 | 1 | 0 | 1 | 0 |
| 1 | 0 | 0                | 1 | 0 | 1 | 1 | 0 | Z | 1 | 0 | Z |
| 1 | 1 | 1                | 1 | 1 | 0 | 1 | 1 | Z | 1 | 1 | Z |
|   |   | •                |   |   |   |   |   |   |   |   |   |

# Data Selection and Circuits with Three-State Buffers:

#### FIGURE 9-13

Data Selection Using Three-State Buffers

© Cengage Learning 2014



#### FIGURE 9-14

Circuit with Two Three-State Buffers



|                       |   | $S_2$ |   |   |
|-----------------------|---|-------|---|---|
| <i>S</i> <sub>1</sub> | X | 0     | 1 | Z |
| Х                     | Х | X     | X | Χ |
| 0                     | Χ | 0     | X | 0 |
| 1                     | X | X     | 1 | 1 |
| Z                     | X | 0     | 1 | Z |

### 4-Bit Adder and Bidirectional Input-Outputs:





❖ Bi-directional means that the same pin can be used as an input pin and as an output pin, but not both at the same time.

### FIGURE 9-16 Integrated Circuit

with Bi-Directional Input-Output Pin



### 3-8 Decoder Block Diagram and Truth Table:



### 4-10 Line Decoder Logic Diagram:

FIGURE 9-18 A 4-to-10 Line Decoder

© Cengage Learning 2014



(a) Logic diagram

### 4-10 Decoder Block Diagram and Truth Table:



| ABCD       0123456789         0000       011111111111         0001       101111111111         0101       101111111111         011       1101111111111         011       1111111111111         011       111111111111111111111111111111111111                                                                                                                                                                                                                                                              | BCD Input | Decimal Output      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------|
| 0 0 0 1       1 0 1 1 1 1 1 1 1 1         0 0 1 0       1 1 0 1 1 1 1 1 1 1 1         0 0 1 1       1 1 0 1 1 1 1 1 1 1 1         0 0 1 1       1 1 1 0 1 1 1 1 1 1 1         0 1 0 0       1 1 1 1 0 1 1 1 1 1 1         0 1 0 1       1 1 1 1 1 1 0 1 1 1 1 1         0 1 1 0       1 1 1 1 1 1 1 1 1 1 1 1 1         0 1 1 1       1 1 1 1 1 1 1 1 1 1 1 1 1         1 0 0 0       1 1 1 1 1 1 1 1 1 1 1 1         1 0 1 0       1 1 1 1 1 1 1 1 1 1 1 1         1 0 1 1       1 1 1 1 1 1 1 1 1 1 1 1 | ABCD      | 0 1 2 3 4 5 6 7 8 9 |
| 0 0 1 0       1 1 0 1 1 1 1 1 1 1         0 0 1 1       1 1 1 0 1 1 1 1 1 1 1         0 1 0 0       1 1 1 0 1 1 1 1 1 1 1         1 1 1 0 1 1 1 1 1 1 1 1       1 1 1 1 1 1 1 1 1         0 1 0 1       1 1 1 1 1 1 1 1 1 1 1 1         1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1       1 1 1 1 1 1 1 1 1 1 1 1         1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1       1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                         | 0 0 0 0   | 0111111111          |
| 0 0 1 1       1 1 1 0 1 1 1 1 1 1         0 1 0 0       1 1 1 1 0 1 1 1 1 1 1         0 1 0 1       1 1 1 1 0 1 1 1 1 1 1         0 1 0 1       1 1 1 1 1 1 0 1 1 1 1         0 1 1 0       1 1 1 1 1 1 1 1 1 1 1 1         0 1 1 1       1 1 1 1 1 1 1 1 1 1 1 1 1         1 0 0 0       1 1 1 1 1 1 1 1 1 1 1 1 1         1 0 1 0       1 1 1 1 1 1 1 1 1 1 1 1         1 0 1 1       1 1 1 1 1 1 1 1 1 1 1 1                                                                                           | 0 0 0 1   | 1011111111          |
| 0 1 0 0       1 1 1 1 0 1 1 1 1 1         0 1 0 1       1 1 1 1 0 1 1 1 1 1         0 1 1 0       1 1 1 1 1 0 1 1 1 1         0 1 1 1       1 1 1 1 1 1 1 0 1 1 1         1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1       1 1 1 1 1 1 1 1 1 1 1 1         1 0 1 0       1 1 1 1 1 1 1 1 1 1 1 1 1         1 0 1 1       1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                 | 0 0 1 0   | 1101111111          |
| 0 1 0 1       1 1 1 1 1 0 1 1 1 1         0 1 1 0       1 1 1 1 1 1 0 1 1 1         0 1 1 1       1 1 1 1 1 1 1 0 1 1         1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1       1 1 1 1 1 1 1 1 1 1 1         1 0 0 0       1 1 1 1 1 1 1 1 1 1 1 1         1 0 1 0       1 1 1 1 1 1 1 1 1 1 1 1         1 0 1 1       1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                       | 0 0 1 1   | 1110111111          |
| 0 1 1 0       1 1 1 1 1 1 0 1 1 1         0 1 1 1       1 1 1 1 1 1 1 0 1 1         1 0 0 0       1 1 1 1 1 1 1 1 1 0 1         1 0 0 1       1 1 1 1 1 1 1 1 1 1 1 1         1 0 1 0       1 1 1 1 1 1 1 1 1 1 1         1 1 1 1 1 1 1 1 1 1 1 1 1       1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                             | 0 1 0 0   | 1111011111          |
| 0 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0 1 0 1   | 1111101111          |
| 1 0 0 0     1 1 1 1 1 1 1 1 0 1       1 0 0 1     1 1 1 1 1 1 1 1 1 1 1       1 0 1 0     1 1 1 1 1 1 1 1 1 1 1       1 0 1 1     1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                   | 0 1 1 0   | 1111110111          |
| 1 0 0 1     1 1 1 1 1 1 1 1 1 0       1 0 1 0     1 1 1 1 1 1 1 1 1 1 1       1 0 1 1     1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                           | 0 1 1 1   | 1111111011          |
| 1 0 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 0 0 0   | 1111111101          |
| 1011 111111111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1 0 0 1   | 1111111110          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1 0 1 0   | 1111111111          |
| 1 1 0 0   1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1 0 1 1   | 1111111111          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1 1 0 0   | 1111111111          |
| 1 1 0 1   1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1 1 0 1   | 1111111111          |
| 1 1 1 0   1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1 1 1 0   | 1111111111          |
| 1111 111111111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1 1 1 1   | 1111111111          |

(c) Truth Table

### **General Line Decoder Output Equations:**

In general, an n-to- $2^n$  line decoder generates all  $2^n$  minterms (or maxterms) of the n input variables. The outputs are defined by the equations

$$y_i = m_i = M_i'$$
,  $i = 0 \text{ to } 2^n - 1$  (noninverted outputs) (9-5)

or

$$y_i = m'_i = M_i$$
,  $i = 0 \text{ to } 2^n - 1$  (inverted outputs) (9-6)

where  $m_i$  is a minterm of the *n* input variables and  $M_i$  is a maxterm.

### Realization of Functions Using Decoders:

For functions f1 and f2:

$$f_1(a, b, c, d) = m_1 + m_2 + m_4$$
 and  $f_2(a, b, c, d) = m_4 + m_7 + m_9$ 



#### **Encoders:**

Encoders have the inverse function of decoders.



| <b>y</b> 0 | <i>y</i> <sub>1</sub> | <i>y</i> <sub>2</sub> | <i>y</i> <sub>3</sub> | <i>y</i> <sub>4</sub> | <i>y</i> <sub>5</sub> | <i>y</i> <sub>6</sub> | <b>y</b> <sub>7</sub> | a | b | c | d |
|------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|---|---|---|---|
| 0          | 0                     | 0                     | 0                     | 0                     | 0                     | 0                     | 0                     | 0 | 0 | 0 | 0 |
| 1          | 0                     | 0                     | 0                     | 0                     | 0                     | 0                     | 0                     | 0 | 0 | 0 | 1 |
| Χ          | 1                     | 0                     | 0                     | 0                     | 0                     | 0                     | 0                     | 0 | 0 | 1 | 1 |
| Χ          | Х                     | 1                     | 0                     | 0                     | 0                     | 0                     | 0                     | 0 | 1 | 0 | 1 |
| Χ          | Χ                     | Х                     | 1                     | 0                     | 0                     | 0                     | 0                     | 0 | 1 | 1 | 1 |
| Χ          | Х                     | Х                     | Х                     | 1                     | 0                     | 0                     | 0                     | 1 | 0 | 0 | 1 |
| Χ          | Х                     | Х                     | Х                     | Х                     | 1                     | 0                     | 0                     | 1 | 0 | 1 | 1 |
| Χ          | Х                     | Χ                     | Х                     | Х                     | Χ                     | 1                     | 0                     | 1 | 1 | 0 | 1 |
| Х          | Х                     | Х                     | Х                     | Х                     | Х                     | Х                     | 1                     | 1 | 1 | 1 | 1 |

### **Read-Only Memory:**

- A read-only memory (ROM) consists of an array of semiconductor devices that are interconnected to store an array of binary data.
- Once binary data is stored in the ROM, it can be read out whenever desired, but the data that is stored cannot be changed under normal operating conditions.



#### ROM with n-inputs and m-outputs:

- ❖ A ROM which has n input lines and m output lines (Figure 9-22) contains an array of 2<sup>n</sup> words, and each word is m bits long. The input lines serve as an address to select one of the 2<sup>n</sup> words.
- When an input combination is applied to the ROM, the pattern of 0's and 1's which is stored in the corresponding word in the memory appears at the output lines.
- $A 2^{n \times m}$  ROM can realize m functions of n variables because it can store a truth table with  $2^n$  rows and m columns.



#### **Basic ROM Structure:**

A ROM basically consists of a decoder and a memory array, as shown in Figure 9-23.

When a pattern of n 0's and 1's is applied to the decoder inputs, exactly one of the  $2^n$  decoder outputs is 1.

This decoder output line selects one of the words in the memory array, and the bit pattern stored in this word is transferred to the memory output lines.



#### 8-Word x 4-Bit ROM:

FIGURE 9-24 An 8-Word × 4-Bit ROM



### 8-Word by 4-Bit ROM Functions:

$$F_0 = \sum m(0, 1, 4, 6) = A'B' + AC'$$

$$F_1 = \sum m(2, 3, 4, 6, 7) = B + AC'$$

$$F_2 = \sum m(0, 1, 2, 6) = A'B' + BC'$$

$$F_3 = \sum m(2, 3, 5, 6, 7) = AC + B$$

FIGURE 9-25
Equivalent OR Gate
for F<sub>0</sub>



#### Hexadecimal-to-ASCII Code Converter:

FIGURE 9-26 Hexadecimalto-ASCII Code Converter

| Input   | Hex   | ASCII Code for Hex Digi       | t |
|---------|-------|-------------------------------|---|
| WXYZ    | Digit | $A_6 A_5 A_4 A_3 A_2 A_1 A_0$ |   |
| 0 0 0 0 | 0     | 0 1 1 0 0 0 0                 |   |
| 0 0 0 1 | 1     | 0 1 1 0 0 0 1                 |   |
| 0 0 1 0 | 2     | 0 1 1 0 0 1 0                 |   |
| 0 0 1 1 | 3     | 0 1 1 0 0 1 1                 |   |
| 0 1 0 0 | 4     | 0 1 1 0 1 0 0                 |   |
| 0 1 0 1 | 5     | 0 1 1 0 1 0 1                 |   |
| 0 1 1 0 | 6     | 0 1 1 0 1 1 0                 |   |
| 0 1 1 1 | 7     | 0 1 1 0 1 1 1                 |   |
| 1 0 0 0 | 8     | 0 1 1 1 0 0 0                 |   |
| 1 0 0 1 | 9     | 0 1 1 1 0 0 1                 |   |
| 1 0 1 0 | Α     | 1 0 0 0 0 0 1                 |   |
| 1 0 1 1 | В     | 1 0 0 0 0 1 0                 |   |
| 1 1 0 0 | C     | 1 0 0 0 0 1 1                 |   |
| 1 1 0 1 | D     | 1 0 0 0 1 0 0                 |   |
| 1 1 1 0 | E     | 1 0 0 0 1 0 1                 |   |
| 1 1 1 1 | F     | 1 0 0 0 1 1 0                 |   |
|         |       |                               |   |



#### **ROM Realization of Code Converter:**

#### FIGURE 9-27

ROM Realization of Code Converter



- A programmable logic device (or PLD) is a general name for a digital integrated circuit capable of being programmed to provide a variety of different logic functions
- In this chapter we will study:
  - Combinational PLDs
  - Sequential PLDs

### Programmable Logic Arrays (PLA):

- A PLA performs the same basic function as a ROM.
- ❖ A PLA with *n* inputs and *m* outputs (Figure 9-28) can realize *m* functions of *n* variables.





#### FIGURE 9-30

AND-OR Array Equivalent to Figure 9-29



#### **PLA Tables:**

- The symbols 0, I, and indicate whether a variable is complemented, not complemented, or not present in the corresponding product term.
- The output side of the table specifies which product terms appear in each output function.
- A 1 or 0 indicates whether a given product term is present or not present in the corresponding output function.

| Product<br>Term | Inputs<br>ABC | Outputs $F_0 F_1 F_2 F_3$ |                    |
|-----------------|---------------|---------------------------|--------------------|
| A'B'            | 00-           | 1 0 1 0                   | $F_0 = A'B' + AC'$ |
| AC'             | 1 – 0         | 1 1 0 0                   | $F_1 = AC' + B$    |
| В               | -1-           | 0 1 0 1                   | $F_2 = A'B' + BC'$ |
| BC'             | -10           | 0 0 1 0                   | $F_3 = B + AC$     |
| AC              | 1 – 1         | 0 0 0 1                   |                    |

#### **PLA Tables and ROM Truth Tables:**

- In a ROM truth table each row represents a minterm; therefore, exactly one row will be selected by each combination of input values.
- The 0's and 1's of the output portion of the selected row determine the corresponding output values.
- On the other hand, each row in a PLA table represents a general product term. Therefore, zero, one, or more rows may be selected by each combination of input values.
- ❖ To determine the value of fi for a given input combination, the values of fi in the selected rows of the PLA table must be ORed together.

### Programmable Array Logic (PAL):

- The PAL (programmable array logic) is a special case of the programmable logic array in which the AND array is programmable and the OR array is fixed
- ❖ PAL has same structure as PLA in Figure 9-28.

#### FIGURE 9-32

**PAL Segment** 

© Cengage Learning 2014



(a) Unprogrammed



(b) Programmed

### Implementing a Full Adder Using PAL:

$$Sum = X'Y'C_{in} + X'YC'_{in} + XY'C'_{in} + XYC_{in}$$

$$C_{out} = XC_{in} + YC_{in} + XY$$

#### FIGURE 9-33

Implementation of a Full Adder Using a PAL



# Complex Programmable Logic Devices

### Complex Programmable Logic Devices (CPLD):

Instead of a single PAL or PLA on a chip, many PALs or PLAs can be placed on a single CPLD chip and interconnected.

FIGURE 9-34 Architecture of Xilinx XCR3064XL CPLD (Figure based on figures and text owned by Xilinx, Inc., Courtesy of Xilinx, Inc. © Xilinx, Inc. 1999–2003. All rights reserved.)



# Complex Programmable Logic Devices

❖Figure 9-35 shows how a signal generated in the PLA is routed to an I/O pin through a macrocell.

#### FIGURE 9-35

CPLD Function Block and Macrocell (A Simplified Version of XCR3064XL)



### Field-Programmable Gate Arrays (FPGA):

- An FPGA is an IC that contains an array of identical logic cells with programmable interconnections.
- The user can program the functions realized by each logic cell and the connections between the cells.
- The interior consists of an array of logic cells, also called configurable logic blocks (CLBs).
- The array of CLBs is surrounded by a ring of inputoutput interface blocks. These I/O blocks connect the CLB signals to IC pins.
- The space between the CLBs is used to route connections between the CLB outputs and inputs.

#### **FPGAs and CLBs:**



FIGURE 9-37 Simplified Configurable Logic Block (CLB)



# Implementing a Function Generator with Inputs a,b,c,d:

- The numbers in the squares represent the bits stored in the LUT. These bits enable particular minterms.
- Because the function being implemented is stored as a truth table, a function with only one minterm or with as many as 15 minterms requires a single function generator.



### **Decomposition of Switching Functions:**

One method of decomposition is Shannon's Expansion Theorem.

The general form of Shannon's expansion theorem for expanding an n-variable function about the variable  $x_i$  is

$$f(x_1, x_2, \dots, x_{i-1}, x_i, x_{i+1}, \dots, x_n)$$

$$= x_i' f(x_1, x_2, \dots, x_{i-1}, 0, x_{i+1}, \dots, x_n) + x_i f(x_1, x_2, \dots, x_{i-1}, 1, x_{i+1}, \dots, x_n)$$

$$= x_i' f_0 + x_i f_1$$
(9-10)

where  $f_0$  is the (n-1)-variable function obtained by setting  $x_i$  to 0 in the original function and  $f_1$  is the (n-1)-variable function obtained by setting  $x_i$  to 1 in the original function.

#### Realization of 5- and 6- Variable Functions:

$$f(a, b, c, d, e) = a' f(0, b, c, d, e) + a f(1, b, c, d, e) = a' f_0 + a f_1$$
 (9-11)

$$G(a, b, c, d, e, f) = a'b'G_{00} + a'b G_{01} + ab'G_{10} + ab G_{11}$$
 (9-12)

#### FIGURE 9-40

Realization of 5- and 6-Variable Functions with Function Generators

© Cengage Learning 2014



(a) 5-variable function



(b) 6-variable function